An architecture (10) on a standard FPGA platform is described, for the emulation of a non-volatile intermittent processing system comprising three auxiliary blocks: an intermittent power supply emulator block (11) which reproduces the trends of a typical irregular power supply coming from environmental energy conversion systems; a non-volatile logic emulation block (21) which realizes the persistence of information in the non-volatile registers in the event of a power failure in the architecture, as well as reproduces the delays of the read/write operations; an energy consumption estimator block (31) which estimates the energy consumption of the digital circuits, architectures and projects to be emulated; a process on a standard FPGA platform for the emulation of a non-volatile intermittent processing system is also described.

Architecture and process for emulating a non-volatile intermittent processing system using a standard fpga platform / Brunelli, Davide; Yildirim, Kasim Sinan. - (2022).

Architecture and process for emulating a non-volatile intermittent processing system using a standard fpga platform

Davide BRUNELLI;Kasim Sinan Yildirim
2022-01-01

Abstract

An architecture (10) on a standard FPGA platform is described, for the emulation of a non-volatile intermittent processing system comprising three auxiliary blocks: an intermittent power supply emulator block (11) which reproduces the trends of a typical irregular power supply coming from environmental energy conversion systems; a non-volatile logic emulation block (21) which realizes the persistence of information in the non-volatile registers in the event of a power failure in the architecture, as well as reproduces the delays of the read/write operations; an energy consumption estimator block (31) which estimates the energy consumption of the digital circuits, architectures and projects to be emulated; a process on a standard FPGA platform for the emulation of a non-volatile intermittent processing system is also described.
2022
Architecture and process for emulating a non-volatile intermittent processing system using a standard fpga platform / Brunelli, Davide; Yildirim, Kasim Sinan. - (2022).
Brunelli, Davide; Yildirim, Kasim Sinan
File in questo prodotto:
File Dimensione Formato  
WO2022059040A1.pdf

Solo gestori archivio

Tipologia: Altro materiale allegato (Other attachments)
Licenza: Tutti i diritti riservati (All rights reserved)
Dimensione 699.78 kB
Formato Adobe PDF
699.78 kB Adobe PDF   Visualizza/Apri

I documenti in IRIS sono protetti da copyright e tutti i diritti sono riservati, salvo diversa indicazione

Utilizza questo identificativo per citare o creare un link a questo documento: https://hdl.handle.net/11572/378311
Citazioni
  • ???jsp.display-item.citation.pmc??? ND
  • Scopus ND
  • ???jsp.display-item.citation.isi??? ND
social impact